Cirrus-logic CS5346 Bedienungsanleitung Seite 1

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Cirrus-logic CS5346 herunter. Cirrus Logic CS5346 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 38
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Copyright Cirrus Logic, Inc. 2012
(All Rights Reserved)
Preliminary Product Information
This document contains information for a product under development.
Cirrus Logic reserves the right to modify this product without notice.
http://www.cirrus.com
103-dB, 192-kHz, Stereo Audio ADC with 6:1 Input Mux
ADC Features
Multi-bit Delta–Sigma Modulator
103 dB Dynamic Range
-95 dB THD+N
Stereo 6:1 Input Multiplexer
Programmable Gain Amplifier (PGA)
± 12 dB Gain, 0.5-dB Step Size
Zero-crossing, Click-free Transitions
Stereo Microphone Inputs
+32 dB Gain Stage
Low-noise Bias Supply
Up to 192 kHz Sampling Rates
Selectable 24-bit, Left-justified or I²S Serial
Audio Interface Formats
System Features
Power-down Mode
+5 V Analog Power Supply, Nominal
+3.3 V Digital Power Supply, Nominal
Direct Interface with 3.3 V to 5 V Logic Levels
Pin Compatible with CS5345 (*See Section 2
for details.)
General Description
The CS5346 integrates an analog multiplexer, program-
mable gain amplifier, and stereo audio analog-to-digital
converter. The CS5346 performs stereo analog-to-digi-
tal (A/D) conve rsion of 24-bit serial values at sa mple
rates up to 192 kHz.
A 6:1 stereo input multiplexer is included for selecting
between line-level and microphone-level inputs. The
microphone input path includes a +32 dB gain stage
and a low-noise bias voltage supply. The PGA is avail-
able for line or microphone inputs and provides
gain/attenuation of ±12 dB in 0.5 dB steps.
The output of the PGA is followed by an advanced 5th-
order, multi-bit delta-sigma modulator and digital filter-
ing/decimation. Sampled data is transmitted by the
serial audio interface at rates from 8 kHz to 192 kHz in
either Slave or Master Mode.
Integrated level translators allow easy interfacing be-
tween the CS5346 and other devices operating over a
wide range of logic levels.
The CS5346 is available in a 48-pin LQFP package in
Commercial (-40° to +85° C) grade. The CDB5346 Cus-
tomer Demonstration board is also available for device
evaluation and implementation suggestions. Please re-
fer to “Ordering Information” on page 38 for complete
details.
3.3 V to 5 V
Low-Latency
Anti-Alias Filter
Internal Voltage
Reference
Multibit
Oversampling
ADC
Multibit
Oversampling
ADC
Low-Latency
Anti-Alias Filter
High Pass
Filter
High Pass
Filter
Stereo Input 1
Serial
Audio
Output
3.3 V 5 V
MUX
PCM Serial Interface
Register Configuration
Level
Translator
Stereo Input 2
Stereo Input 3
Stereo Input 4 /
Mic Input 1 & 2
Stereo Input 5
Stereo Input 6
PGA
+32 dB
+32 dB
Level Translator
Reset
I²C/SPI
Control Data
Interrupt
Overflow
Left PGA Output
Right PGA Output
PGAA
AUG ‘12
DS861PP3
CS5346
Seitenansicht 0
1 2 3 4 5 6 ... 37 38

Inhaltsverzeichnis

Seite 1 - General Description

Copyright  Cirrus Logic, Inc. 2012 (All Rights Reserved)Preliminary Product InformationThis document contains information for a product under develop

Seite 2 - TABLE OF CONTENTS

10 DS861PP3CS5346ANALOG CHARACTERISTICS CONT.6. Referred to the typical A/D Full-Scale Input Voltage.Parameter Symbol Min Typ Max UnitLine-Level Input

Seite 3 - LIST OF FIGURES

DS861PP3 11CS5346DIGITAL FILTER CHARACTERISTICS 7. Response is clock-dependent and will scale with Fs. Note that the response plots (Figures 1

Seite 4 - LIST OF TABLES

12 DS861PP3CS5346DC ELECTRICAL CHARACTERISTICSAGND = DGND = 0 V, all voltages with respect to ground. MCLK=12.288 MHz; Fs=48 kHz; Master Mode.9. Power

Seite 5 - 1. PIN DESCRIPTIONS - CS5346

DS861PP3 13CS5346DIGITAL INTERFACE CHARACTERISTICSTest conditions (unless otherwise specified): AGND = DGND = 0 V; VLS = VLC = 3.3 V.11. Serial Port s

Seite 6 - 6 DS861PP3

14 DS861PP3CS5346SWITCHING CHARACTERISTICS - SERIAL AUDIO PORTLogic ‘0’ = DGND = AGND = 0 V; Logic ‘1’ = VLS, CL = 20 pF. (Note 12)12. See Figure 1 an

Seite 7 - Compatibility

DS861PP3 15CS5346 slrtSDOUTSCLKOutputLRCKOutputsdotslrtSDOUTSCLKInputLRCKInputsdotsclkhtsclkltsclkwtFigure 1. Master Mode Serial Aud

Seite 8 - ABSOLUTE MAXIMUM RATINGS

16 DS861PP3CS5346SWITCHING CHARACTERISTICS - CONTROL PORT - I²C FORMATInputs: Logic 0 = DGND = AGND = 0 V, Logic 1 = VLC, CL=30pF.13. Data must be hel

Seite 9 - ANALOG CHARACTERISTICS

DS861PP3 17CS5346SWITCHING CHARACTERISTICS - CONTROL PORT - SPI FORMAT Inputs: Logic 0 = DGND = AGND = 0 V, Logic 1 = VLC, CL=30pF.14. Data must be he

Seite 10 - ANALOG CHARACTERISTICS CONT

18 DS861PP3CS53464. TYPICAL CONNECTION DIAGRAMVLS0.1 µF+3.3Vto +5VDGNDVLC0.1 µF+3.3Vto +5VSCL/CCLKSDA/CDOUTAD1/CDINRST2 kSee Note 1AD0/CSNotes:1. Res

Seite 11

DS861PP3 19CS53465. APPLICATIONS5.1 Recommended Power-Up Sequence1. Hold RST low until the power supply, MCLK, and LRCK are stable. In this state, the

Seite 12 - DC ELECTRICAL CHARACTERISTICS

2 DS861PP3CS5346TABLE OF CONTENTS1. PIN DESCRIPTIONS - CS5346 ...

Seite 13

20 DS861PP3CS53465.2.2 Master ModeAs a clock master, LRCK and SCLK will operate as outputs. LRCK and SCLK are internally derived from MCLK with LRCK e

Seite 14 - (Note 12)

DS861PP3 21CS53465.4 Analog Input Multiplexer, PGA, and Mic GainThe CS5346 contains a stereo 6-to-1 analog input multiplexer followed by a programmabl

Seite 15 -

22 DS861PP3CS5346demonstrates a simple solution. The 1800 pF capacitors in the low-pass filter should be C0G or equivalentto avoid distortion issues.5

Seite 16

DS861PP3 23CS53465.6 PGA Auxiliary Analog OutputThe CS5346 includes an auxiliary analog output through the PGAOUT pins. These pins can be configuredto

Seite 17

24 DS861PP3CS5346dress and set the read/write bit (R/W) high. The next falling edge of CCLK will clock out the MSB of the addressed register (CDOUT wi

Seite 18 - 4. TYPICAL CONNECTION DIAGRAM

DS861PP3 25CS5346Since the read operation cannot set the MAP, an aborted write operation is used as a preamble. As shown in Figure 16, the write opera

Seite 19 - 5. APPLICATIONS

26 DS861PP3CS53465.9 ResetWhen RST is low, the CS5346 enters a low-power mode and all internal states are reset, including the con-trol port and regis

Seite 20

DS861PP3 27CS53466. REGISTER QUICK REFERENCEThis table shows the register names and their associated default values.Addr Function 7 6 5 4 3 2 1 001h C

Seite 21 - Input Levels

28 DS861PP3CS53467. REGISTER DESCRIPTION7.1 Chip ID - Register 01hFunction:This register is Read-Only. Bits 7 through 4 are the part number ID, which

Seite 22

DS861PP3 29CS53467.3 ADC Control - Address 04h7.3.1 Functional Mode (Bits 7:6)Function:Selects the required range of sample rates.7.3.2 Digital Interf

Seite 23 - 5.7.1 SPI Mode

DS861PP3 3CS53467.6.1 Channel B PGA Gain (Bits 5:0) ... 307

Seite 24 - 5.7.2 I²C Mode

30 DS861PP3CS53467.4 MCLK Frequency - Address 05h7.4.1 Master Clock Dividers (Bits 6:4)Function:Sets the frequency of the supplied MCLK signal. See Ta

Seite 25 - 5.8 Interrupts and Overflow

DS861PP3 31CS53467.7 Channel A PGA Control - Address 08h7.7.1 Channel A PGA Gain (Bits 5:0)Function:Sets the gain or attenuation for the ADC input PGA

Seite 26 - 5.9 Reset

32 DS861PP3CS53467.8.2 Analog Input Selection (Bits 2:0)Function:These bits are used to select the input source for the PGA and ADC. Please see Table

Seite 27 - 6. REGISTER QUICK REFERENCE

DS861PP3 33CS53467.10.1 Clock Error (Bit 3)Function:Indicates the occurrence of a clock error condition.7.10.2 Overflow (Bit 1)Function:Indicates the

Seite 28 - 7. REGISTER DESCRIPTION

34 DS861PP3CS53468. PARAMETER DEFINITIONSDynamic RangeThe ratio of the rms value of the signal to the rms sum of all other spectral components over th

Seite 29

DS861PP3 35CS53469. FILTER PLOTS Figure 17. Single-Speed Stopband Rejection Figure 18. Single-Speed Stopband RejectionFigure 19. Single-Speed

Seite 30

36 DS861PP3CS5346 Figure 23. Double-Speed Transition Band (Detail) Figure 24. Double-Speed Passband RippleFigure 25. Quad-Speed Sto

Seite 31 - 76543210

DS861PP3 37CS534610.PACKAGE DIMENSIONS11.THERMAL CHARACTERISTICS AND SPECIFICATIONS 1. JA is specified according to JEDEC specifications for multi-l

Seite 32 - 7.10 Status - Address 0Dh

38 DS861PP3CS534612.ORDERING INFORMATION 13.REVISION HISTORYProduct Description Package Pb-Free Grade Temp Range Container Order #CS534624-bit, 1

Seite 33

4 DS861PP3CS5346LIST OF TABLESTable 1. Speed Modes ...

Seite 34 - 8. PARAMETER DEFINITIONS

DS861PP3 5CS53461. PIN DESCRIPTIONS - CS5346 Pin Name # Pin DescriptionSDA/CDOUT 1Serial Control Data (Input/Output) - SDA is a data I/O in I²C® Mode.

Seite 35 - 9. FILTER PLOTS

6 DS861PP3CS5346AIN1AAIN1B1112Stereo Analog Input 1 (Input) - The full-scale level is specified in the Analog Characteristics specifica-tion table.AGN

Seite 36

DS861PP3 7CS53462. PIN COMPATIBILITY - CS5345/CS5346 DIFFERENCESThe CS5346 is p in compatible with the CS5345 and is a drop in replacement for CS5345

Seite 37 - 48L LQFP PACKAGE DRAWING

8 DS861PP3CS53463. CHARACTERISTICS AND SPECIFICATIONSRECOMMENDED OPERATING CONDITIONSAGND = DGND = 0 V; All voltages with respect to ground.ABSOLUTE M

Seite 38 - 13.REVISION HISTORY

DS861PP3 9CS5346ANALOG CHARACTERISTICSTest conditions (unless otherwise specified): VA = 5 V; VD = VLS = VLC = 3.3 V; AGND = DGND = 0 V; TA= +25° C; I

Kommentare zu diesen Handbüchern

Keine Kommentare