Cirrus-logic CS5366 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Cirrus-logic CS5366 herunter. Cirrus Logic CS5366 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 42
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Copyright Cirrus Logic, Inc. 2014
(All Rights Reserved)
http://www.cirrus.com
114 dB, 192 kHz, 6-Channel A/D Converter
Features
Advanced Multi-bit Delta-Sigma Architecture
24-Bit Conversion
114 dB Dynamic Range
-105 dB THD+N
Supports Audio Sample Rates up to 216 kHz
Selectable Audio Interface Formats
Left-Justified, I²S, TDM
6-Channel TDM Interface Formats
Low Latency Digital Filter
Less than 535 mW Power Consumption
On-Chip Oscillator Driver
Operation as System Clock Master or Slave
Auto-Detect Speed in Slave Mode
Differential Analog Architecture
Separate 1.8 V to 5 V Logic Supplies for
Control and Serial Ports
High-Pass Filter for DC Offset Calibration
Overflow Detection
Footprint Compatible with the 8-Channel
CS5368
Additional Control Port Features
Supports I²C or SPI™ Control Interface per
specifications on page 17 and page 18
Individual Channel HPF Disable
Overflow Detection for Individual Channels
Mute Control for Individual Channels
Independent Power-Down Control per Channel
Pair
Digital
Audio
Voltage
Reference
Level
Translator
Level
Translator
Internal
Oscillator
VD
3.3 - 5V
Control Interface
I2C, SPI
or Pins
Configuration
Registers
VA
5V
VLC
1.8 - 5V
VLS
1.8 - 5V
6 Differential
Analog Inputs
Device
Control
Decimation
Filter
High Pass
Filter
Multi-bit
 ADC
Serial
Audio Out
PCM or
TDM
CS5366
JUL '14
DS626F5
Seitenansicht 0
1 2 3 4 5 6 ... 41 42

Inhaltsverzeichnis

Seite 1 - Features

Copyright  Cirrus Logic, Inc. 2014(All Rights Reserved)http://www.cirrus.com114 dB, 192 kHz, 6-Channel A/D ConverterFeatures Advanced Multi-bit Delt

Seite 2 - Description

10 DS626F5CS53663. CHARACTERISTICS AND SPECIFICATIONSRECOMMENDED OPERATING CONDITIONSGND = 0 V, all voltages with respect to 0 V. 1. TDM Quad-Speed Mo

Seite 3 - TABLE OF CONTENTS

DS626F5 11CS5366DC POWERMCLK = 12.288 MHz; Master Mode. GND = 0 V. 1. Power-Down is defined as RST = LOW with all clocks and data lines held static at

Seite 4 - LIST OF FIGURES

12 DS626F5CS5366ANALOG CHARACTERISTICS (COMMERCIAL)Test Conditions (unless otherwise specified). VA = 5 V, VD = VLS = VLC 3.3 V, and TA = 25° C. Full

Seite 5 - LIST OF TABLES

DS626F5 13CS5366ANALOG PERFORMANCE (AUTOMOTIVE)Test Conditions (unless otherwise specified). VA = 5.25 to 4.75 V, VD = 5.25 to 3.14 V, VLS = VLC = 5.2

Seite 6 - 1. PIN DESCRIPTION

14 DS626F5CS5366DIGITAL FILTER CHARACTERISTICSNotes:1. The filter frequency response scales precisely with Fs.2. Response shown is for Fs equal to 48

Seite 7 - Stand-Alone Mode

DS626F5 15CS5366SERIAL AUDIO INTERFACE - I²S/LJ TIMINGThe serial audio port is a three-pin interface consisting of SCLK, LRCK and SDOUT.Logic "0&

Seite 8

16 DS626F5CS5366SERIAL AUDIO INTERFACE - TDM TIMINGThe serial audio port is a three-pin interface consisting of SCLK, LRCK and SDOUT.Logic "0&quo

Seite 9 - DS626F5 9

DS626F5 17CS5366SWITCHING SPECIFICATIONS - CONTROL PORT - I²C TIMINGInputs: Logic 0 = DGND, Logic 1 = VLC, SDA CL=30pFNotes:1. Data must be held for s

Seite 10 - SYSTEM CLOCKING

18 DS626F5CS5366SWITCHING SPECIFICATIONS - CONTROL PORT - SPI TIMING Inputs: Logic 0 = DGND, Logic 1 = VLC, CDOUT CL=30pFNotes:1. Data must be held fo

Seite 11 - LOGIC LEVELS

DS626F5 19CS53664. APPLICATIONS4.1 PowerCS5366 features five independent power pins that power various functional blocks within the device andallow fo

Seite 12 - 100 - ppm/°C

2 DS626F5CS5366DescriptionThe CS5366 is a complete 6-channel analog-to-digital converter for digital audio systems. It performs sampling, an-alog-to-d

Seite 13

20 DS626F5CS53664.3 Master Clock SourceThe CS5366 requires a Master Clock that can come from one of two sources: an on-chip crystal oscillatordriver o

Seite 14 - OVERFLOW TIMEOUT

DS626F5 21CS53664.4 Master and Slave OperationCS5366 operation depends on two clocks that are synchronously derived from MCLK: SCLK and LRCK/FS.See Se

Seite 15

22 DS626F5CS53664.5 Serial Audio Interface (SAI) FormatThe SAI port consists of two timing pins (SCLK, LRCK/FS) and four audio data output pins (SDOUT

Seite 16

DS626F5 23CS53664.5.2 TDM FormatIn TDM Mode, all six channels of audio data are serially clocked out during a single Frame Sync (FS) cycle,as shown in

Seite 17

24 DS626F5CS53664.6.3 Master Mode Clock DividersFigure 13 shows the configuration of the MCLK dividers and the sample rate dividers for Master Mode, i

Seite 18

DS626F5 25CS53664.7 Master and Slave Clock FrequenciesTables 4 through 12 show the clock speeds for sample rates of 48 kHz, 96 kHz and 192 kHz. The MC

Seite 19 - 4. APPLICATIONS

26 DS626F5CS5366Table 9. Frequencies for 96 kHz Sample Rate using TDMTable 10. Frequencies for 96 kHz Sample Rate using TDMTable 11. Frequencies for 1

Seite 20 - 4.3 Master Clock Source

DS626F5 27CS53664.8 ResetThe device should be held in reset until power is applied and all incoming clocks are stable and valid. Uponde-assertion of R

Seite 21 - SCLK & LRCK/FS

28 DS626F5CS53664.10 Analog ConnectionsThe analog modulator samples the input at half of the internal Master Clock frequency, or 6.144 MHz nom-inally.

Seite 22 - 4.5.1 I²S and LJ Format

DS626F5 29CS53664.11 Optimizing Performance in TDM ModeNoise Management is a design technique that is utilized in the majority of audio A/D converters

Seite 23 - 4.6.1 Sample Rate Ranges

DS626F5 3CS5366TABLE OF CONTENTS1. PIN DESCRIPTION ...

Seite 24 - SAMPLE RATE DIVIDERS

30 DS626F5CS53664.13 Control Port OperationThe Control Port is used to read and write the internal device registers. It supports two industry standard

Seite 25

DS626F5 31CS53664.13.2 I²C ModeIn I²C Mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL.There is no C

Seite 26 - TDM SLAVE QSM Fs = 192 kHz

32 DS626F5CS53665. REGISTER MAPIn Control Port Mode, the bits in these registers are used to control all of the programmable features of the ADC. Allr

Seite 27 - 4.9 Overflow Detection

DS626F5 33CS5366Bits[5:4] MDIV[1:0] Each bit selects an XTI divider. When either bit is low, an XTI divide-by-1 function isselected. When either bit i

Seite 28 - 4.10 Analog Connections

34 DS626F5CS53665.6 04h (HPF) High-Pass Filter Register Default: 0x00, all high-pass filters enabled.The High-Pass Filter Register is used to enable

Seite 29 - 4.12 DC Offset Control

DS626F5 35CS53665.11 09h Reserved 5.12 0Ah (SDEN) SDOUT Enable Control Register Default: 0x00, all SDOUT pins enabled.The SDOUT Enable Control Regis

Seite 30 - 4.13.1 SPI Mode

36 DS626F5CS53666. FILTER PLOTSFigure 19. SSM PassbandFigure 20. DSM PassbandFigure 21. QSM Passband0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5−

Seite 31 - 4.13.2 I²C Mode

DS626F5 37CS5366Figure 22. SSM StopbandFigure 23. DSM StopbandFigure 24. QSM Stopband0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.91−140−120−100−80−60−40−20

Seite 32 - 5. REGISTER MAP

38 DS626F5CS5366Figure 25. SSM -1 dB CutoffFigure 26. DSM -1 dB Cutoff Figure 27. QSM -1 dB Cutoff0.4 0.42 0.44 0.46 0.48 0.5 0.52 0.54 0.56 0.58 0

Seite 33

DS626F5 39CS53667. PARAMETER DEFINITIONSDynamic RangeThe ratio of the rms value of the signal to the rms sum of all other spectral components over the

Seite 34 - 5.9 07h Reserved

4 DS626F5CS53665.3 01h (GCTL) Global Mode Control Register ...325.4

Seite 35 - 5.11 09h Reserved

40 DS626F5CS53668. PACKAGE DIMENSIONS THERMAL CHARACTERISTICS INCHES MILLIMETERSDIM MIN NOM MAX MIN NOM MAXA --- 0.055 0.063 --- 1.40 1.60A1 0.002 0.

Seite 36 - 6. FILTER PLOTS

DS626F5 41CS53669. ORDERING INFORMATION10.REVISION HISTORY Product Description Package Pb-Free Grade Temp Range Container Order #CS5366114dB, 192kHz,

Seite 37 - DS626F5 37

42 DS626F5CS5366 Contacting Cirrus Logic SupportFor all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one

Seite 38 - 38 DS626F5

DS626F5 5CS5366LIST OF TABLESTable 1. Power Supply Pin Definitions ...

Seite 39 - 7. PARAMETER DEFINITIONS

6 DS626F5CS53661. PIN DESCRIPTIONFigure 1. CS5366 PinoutDIF1/AD1/CDINREF_GNDAIN3+SDOUT1/TDMVLSTSTOSDOUT3/TDMGNDSDOUT2M0/SDA/CDOUTAIN5-AIN1+AIN5+AIN6-

Seite 40 - 48L LQFP PACKAGE DRAWING

DS626F5 7CS5366 Pin Name Pin # Pin DescriptionAIN2+, AIN2-AIN4+, AIN4-AIN3+, AIN3-AIN6+, AIN6-AIN5+, AIN5-AIN1+, AIN1-1,211,1213,1443,4445,4647,48Dif

Seite 41 - 10.REVISION HISTORY

8 DS626F5CS5366Control Port ModeCLKMODE 34CLKMODE (Input) - This pin is ignored in Control Port Mode and the same functionality is obtained from the c

Seite 42

DS626F5 9CS53662. TYPICAL CONNECTION DIAGRAM Figure 2. Typical Connection DiagramFor analog buffer configurations, refer to Cirrus Application Note A

Kommentare zu diesen Handbüchern

Keine Kommentare