Cirrus-logic CDB53L21 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Cirrus-logic CDB53L21 herunter. Cirrus Logic CDB53L21 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 33
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
Copyright © Cirrus Logic, Inc. 2006
(All Rights Reserved)
http://www.cirrus.com
Evaluation Board for CS53L21
Features
Selectable Analog Inputs
Stereo Line-Level RCA Jacks
Stereo Microphone 1/8” Jacks
Stereo Microphone Input Jacks
8- to 96-kHz S/PDIF Output
CS8406 Digital Audio Transmitter
I/O Stake Headers
External Control Port Accessibility
External DSP Serial Audio I/O Accessibility
Independent, Regulated Supplies
1.8 V to 3.3 V Logic Interface
Hardware Control
4 Pre-Defined Switch Settings
FlexGUI S/W Control - Windows
®
Compatible
Pre-Defined & User-Configurable Scripts
Layout and Grounding Recommendations
Description
The CDB53L21 evaluation board is an excellent means
for evaluating the CS53L21 ADC. Evaluation requires
an analog audio source, an analog/digital analyzer and
power supplies. Optionally, a Windows
PC-compatible
computer may be used to evaluate the CS53L21 in Soft-
ware Mode.
System timing can be provided by the CS53L21 with
supplied master clock, or by using an I/O stake header
with a DSP connected.
RCA phono jacks are provided for the CS53L21 analog
inputs. 1/8” jacks are also available for microphone in-
puts. A digital data output is available from the CS8406
via RCA phono or optical connectors.
The Windows software provides a GUI to make config-
uration of the CDB53L21 easy. The software
communicates through the PC’s serial port or USB port
to configure the control port registers so that all features
of the CS53L21 can be evaluated. The evaluation board
may also be configured to accept external timing and
data signals for operation in a user application during
system development.
ORDERING INFORMATION
CDB53L21 Evaluation Board
Analog Input
(Line or MIC)
Software Mode
Control Port
CS53L21
S/PDIF Output
(CS8406)
Clocks/Data Header
I²C/SPI Header
FPGA
Oscillator
(socket)
Reset
MCLK
Reset
Reset
MCLK
Reset
Hardware Mode
Switches
MARCH '06
DS700DB1
CDB53L21
Seitenansicht 0
1 2 3 4 5 6 ... 32 33

Inhaltsverzeichnis

Seite 1 - CDB53L21

Copyright © Cirrus Logic, Inc. 2006(All Rights Reserved)http://www.cirrus.comEvaluation Board for CS53L21Features Selectable Analog Inputs– Stereo Li

Seite 2

10 DS700DB1CDB53L212.3 ADC Volume Controls TabThe “ADC Volume Controls” tab provides high-level control of all volume settings in the ADC of theCS53L2

Seite 3

DS700DB1 11CDB53L212.4 Mix Volume Controls TabThe “Mix Volume Controls” tab provides high-level control of the ADC channel mix functions. Status text

Seite 4 - 1. SYSTEM OVERVIEW

12 DS700DB1CDB53L212.5 Register Maps TabThe Advanced Register Debug tab provides low-level control of the CS53L21 individual register settings.Registe

Seite 5

DS700DB1 13CDB53L213. HARDWARE MODE CONTROLThe CDB may be configured without the use of a software control port through the use of two switches, “FPGA

Seite 6

14 DS700DB1CDB53L21OscillatorMCLKLRCK/SCLKSDOUTCS53L21I/O HeaderMCLKSDOUTLRCK/SCLKCS8406OMCK(256Fs)ILRCK/ISCLKSDIN(LJ)Figure 6. Routing 4OscillatorMC

Seite 7 - 2. SOFTWARE MODE CONTROL

DS700DB1 15CDB53L21OscillatorMCLKLRCK/SCLKSDOUTCS53L21I/O HeaderMCLKSDOUTLRCK/SCLKCS8406OMCK(256Fs)ILRCK/ISCLKSDIN(LJ)Figure 8. Routing 8MCLKLRCK/SCL

Seite 8

16 DS700DB1CDB53L213.2 CS53L21 H/W ControlThe stand-alone “CS53L21 H/W Control” switch S5 controls the Hardware Mode options of the CS53L21.A descript

Seite 9

DS700DB1 17CDB53L214. PERFORMANCE PLOTS-180+0-170-160-150-140-130-120-110-100-90-80-70-60-50-40-30-20-10dBFS20 20k50 100 200 500 1k 2k 5k 10kHz-180+0-

Seite 10

18 DS700DB1CDB53L21-100-80-98-96-94-92-90-88-86-84-8220 20k50 100 200 500 1k 2k 5k 10kHz-100-66-98-96-94-92-90-88-86-84-82-80-78-76-74-72-70-68dBFS20

Seite 11

DS700DB1 19CDB53L21-2+0-1.8-1.6-1.4-1.2-1-0.8-0.6-0.4-0.220 20k50 100 200 500 1k 2k 5k 10kHz-2+0-1.8-1.6-1.4-1.2-1-0.8-0.6-0.4-0.2dBFS20 20k50 100 200

Seite 12

2 DS700DB1CDB53L21TABLE OF CONTENTS1. SYSTEM OVERVIEW ...

Seite 13 - 3. HARDWARE MODE CONTROL

20 DS700DB1CDB53L215. SYSTEM CONNECTIONS AND JUMPERS CONNECTOR REF INPUT/OUTPUT SIGNAL PRESENT+5V J26 Input +5.0 V Power Supply. GND J27 Input Grou

Seite 14

DS700DB1 21CDB53L21 JMP LABEL PURPOSE POSITION FUNCTION SELECTEDJ31 VLSelects source of voltage for the VL supply*+1.8V Voltage source is +1.8 V regul

Seite 15

22 DS700DB1CDB53L216. BLOCK DIAGRAM Figure 26. Block DiagramAnalog InputSoftware Mode Control Port Hardware Mode SwitchesCS53L21S/PDIF Out (CS8406)Cl

Seite 16

DS700DB1 23CDB53L217. SCHEMATICSFigure 27. CS53L21 (Part of Schematic Sheet 1)

Seite 17 - 4. PERFORMANCE PLOTS

24 DS700DB1CDB53L21Figure 28. Analog I/O (Part of Schematic Sheet 1)

Seite 18

DS700DB1 25CDB53L21 Figure 29. S/PDIF I/O (Schematic Sheet 2)

Seite 19

26 DS700DB1CDB53L21Figure 30. FPGA (Schematic Sheet 3)

Seite 20

DS700DB1 27CDB53L21Figure 31. Level Shifters & I/O Stake Header (Schematic Sheet 4)

Seite 21

28 DS700DB1CDB53L21Figure 32. Control Port I/O (Schematic Sheet 5)

Seite 22 - 6. BLOCK DIAGRAM

DS700DB1 29CDB53L21Figure 33. Power (Schematic Sheet 6)lm

Seite 23 - 7. SCHEMATICS

DS700DB1 3CDB53L21LIST OF FIGURESFigure 1.General Configuration Tab ...

Seite 24

30 DS700DB1CDB53L218. BOARD LAYOUTFigure 34. Silk ScreenCDB53L21CS53L21CS53L21CS53L21

Seite 25

DS700DB1 31CDB53L21Figure 35. Top-Side Layer

Seite 26

32 DS700DB1CDB53L21Figure 36. Bottom-Side Layer

Seite 27

DS700DB1 33CDB53L219. REVISION HISTORY Revision ChangesDB1 Initial ReleaseContacting Cirrus Logic SupportFor all product questions and inquiries, cont

Seite 28

4 DS700DB1CDB53L211. SYSTEM OVERVIEW The CDB53L21 evaluation board is an excellent means for evaluating the CS53L21 ADC. Digital audio signal out-puts

Seite 29

DS700DB1 5CDB53L211.5 CS8406 Digital Audio TransmitterA complete description of the CS8406 transmitter (Figure 29 on page 25) and a discussion of the

Seite 30 - 8. BOARD LAYOUT

6 DS700DB1CDB53L211.9 Stand-Alone Switches The “FPGA H/W Control” and “CS53L21 H/W Control” switches control all Hardware Mode options.Section 3. “Har

Seite 31

DS700DB1 7CDB53L212. SOFTWARE MODE CONTROLThe CDB53L21 may be used with the Microsoft Windows-based FlexGUI graphical user interface, allowing softwar

Seite 32

8 DS700DB1CDB53L212.1 General Configuration TabThe “General Configuration” tab provides high-level control of signal routing on the CDB53L21. This tab

Seite 33 - 9. REVISION HISTORY

DS700DB1 9CDB53L212.2 ADC Configuration TabThe “ADC Configuration” tab provides high-level control of all setup configurations for the CS53L21. Status

Kommentare zu diesen Handbüchern

Keine Kommentare